Difference between revisions of "Demonstration of Virtual EPC (vEPC) Applications and Enhanced Resource Management"

From NFVwiki
Jump to: navigation, search
(PoC Proposal)
(PoC Demo)
Line 14: Line 14:
== PoC Demo ==
== PoC Demo ==
SDN & OpenFlow World Congress, 15-17 October, Dusseldorf
ETSI NFV PoC ZONE @SDN & OpenFlow World Congress, 15-17 October, Dusseldorf
== Abstract ==
== Abstract ==

Revision as of 23:57, 27 October 2015

PoC Team





Main Contact

Bob Monkman, ARM Bob.Monkman@arm.com

Seong Kim, AMD seong.kim@amd.com

PoC Demo

ETSI NFV PoC ZONE @SDN & OpenFlow World Congress, 15-17 October, Dusseldorf


This PoC demonstrates virtual Evolved Packet Core (vEPC) functions as well as enhanced resource management on AMD’s 64bit ARM and x86 processors. The demo shows scalable system based on different CPU architectures and network traffic load migration by moving control and data traffic from one target system to another target system. In this POC, the team use ARM-based processor formerly called as Hierofalcon and x86 processor formerly called as Bald Eagle, which act as primary hardware platforms, and utilizes Aricent assets and components from Open Source communities, such as OpenStack.org and OpenDataPlane.org, among others, to create the basis for an NFV reference platform. The demo includes vEPC’s virtual applications demonstration and test on AMD ARM and x86 platform, control and data traffic migration scenario to showcase service resiliency.

PoC Proposal


PoC Proposal Update (10/03/2015): NFVTST(15)000037_Demonstration_of_Virtual_EPC__vEPC__Applications_on_AMD_64bi.doc